DocumentCode :
1117423
Title :
CMOS-Compatible bipolar and I2L technology using three-level epitaxial layers for analog/Digital VLSI´s
Author :
Washio, Katsuyoshi ; Okada, Yutaka ; Okabe, Takahiro
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Volume :
34
Issue :
8
fYear :
1987
fDate :
8/1/1987 12:00:00 AM
Firstpage :
1708
Lastpage :
1712
Abstract :
A high-performance bipolar/I2L/CMOS on-chip technology has been developed. To combine all devices, three-level epitaxial layers Were used. Both n-p-n and lateral p-n-p bipolar transistors, and p-channel MOSFET´s were fabricated on the top level epitaxial layer. I2L and n-channel MOSFET´s were fabricated on the middle and bottom levels, respectively. Using a thin epitaxial layer and simultaneously reducing the level of regions for n-channel MOSFET´s and bi-polar isolation grooves, the process sequence was designed to be as simple as possible. Bipolar n-p-n transistors with a maximum cutoff frequency of 5 GHz, I2L circuits having 40-MHz maximum toggle frequency, and CMOS devices operating at a minimum propagation delay time of 300 ps/gate were developed compatibly. This technology has feasibility for application to multifunctional analog/digital VLSI´s.
Keywords :
Analog circuits; Bipolar transistors; CMOS digital integrated circuits; CMOS logic circuits; CMOS technology; Digital circuits; Epitaxial layers; Frequency; Isolation technology; MOSFETs;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.23141
Filename :
1486852
Link To Document :
بازگشت