DocumentCode :
1117574
Title :
Field reduction regions for compact high-voltage IC´s
Author :
Sugawara, Yoshitaka ; Kamei, Tatsuya
Author_Institution :
Hitachi Ltd., Ibaraki, Japan
Volume :
34
Issue :
8
fYear :
1987
fDate :
8/1/1987 12:00:00 AM
Firstpage :
1816
Lastpage :
1822
Abstract :
A field reduction region (FRR) is proposed as a means to reduce the chip area of high-voltage IC\´s. This FRR is a lightly doped layer that is fabricated by ion implantation at the circumference of the field region. This layer lowers the surface electric field at the surface of the n^{+} channel stopper under the interconnection for a given thickness of the SiO2passivation film. By forming the FRR, it is possible either to increase the breakdown voltage or to reduce the field-region length of high-voltage devices used in high-voltage IC\´s. The effects of the FRR are analyzed by a two-dimensional numerical method, and the calculations are confirmed by the experiment. By using this FRR, the area of a diode of the 350-V class is reduced to 38 percent of that of the previous diode without the FRR.
Keywords :
Cost function; Dielectrics; Diodes; Fabrication; Integrated circuit interconnections; Ion implantation; Isolation technology; Office automation; P-n junctions; Passivation;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.23156
Filename :
1486867
Link To Document :
بازگشت