DocumentCode
1125545
Title
Minimizing wire length in floorplanning
Author
Tang, Xiaoping ; Tian, Ruiqi ; Wong, Martin D F
Author_Institution
IBM T. J. Watson Res. Center, Yorktown Heights, NY
Volume
25
Issue
9
fYear
2006
Firstpage
1744
Lastpage
1753
Abstract
Existing floorplanning algorithms compact blocks to the left and bottom. Although the compaction obtains an optimal area, it may not be good for meeting other objectives such as minimizing the total wire length, which is the first-order objective. It is not known in the literature how to place blocks to obtain an optimal wire length. This paper first shows that the problem can be formulated by linear programming. Thereafter, instead of using the general, but slow, linear programming, this paper proposes an efficient minimum-cost flow-based approach to solve it. This approach guarantees to obtain the minimum total wire length in polynomial time and meanwhile keep the minimum area by distributing white space smarter for a given floorplan topology. This paper also shows that the approach can be easily extended to handle constraints such as fixed frame (fixed area), input-output (IO) pins, preplaced blocks, boundary blocks, range placement, alignment and abutment, rectilinear blocks, soft blocks, one-dimensional cluster placement, and bounded net delay, without loss of optimality. Practically, the algorithm is so efficient that it finishes in less than 0.4 s for all Microelectronics Center of North Carolina (MCNC) benchmarks of block placement. It is also very effective. Experimental results show that the wire length of very compact floorplans can even be improved by 4.2%. Thus, it provides an ideal way for postfloorplanning refinement
Keywords
circuit layout CAD; circuit optimisation; integrated circuit layout; linear programming; wires (electric); IO pins; block placement; boundary blocks; compact blocks; constraint handling; floorplan topology; floorplanning algorithms; input-output pins; linear programming; minimum wire length; minimum-cost flow; optimal wire length; polynomial time; Clustering algorithms; Compaction; Delay; Linear programming; Microelectronics; Pins; Polynomials; Topology; White spaces; Wire; Block placement; floorplanning; linear programming; minimum-cost flow; sequence pair;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2005.858266
Filename
1673748
Link To Document