Title :
A 40-GHz Low-Noise Amplifier With a Positive-Feedback Network in 0.18-
CMOS
Author :
Hsieh, Hsieh-Hung ; Lu, Liang-Hung
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
A novel circuit topology for a CMOS millimeter-wave low-noise amplifier (LNA) is presented in this paper. By adopting a positive-feedback network at the common-gate transistor of the input cascode stage, the small-signal gain can be effectively boosted, facilitating circuit operations at the higher frequency bands. In addition, LC ladders are utilized as the inter-stage matching for the cascaded amplifiers such that an enhanced bandwidth can be achieved. Using a standard 0.18-mum CMOS process, the proposed LNA is implemented for demonstration. At the center frequency of 40 GHz, the fabricated circuit exhibits a gain of 15 dB and a noise figure of 7.5 dB, while the return losses are better than 10 dB within the 3-dB bandwidth of 4 GHz. Operated at a 1.8-V supply, the LNA consumes a dc power of 36 mW.
Keywords :
CMOS integrated circuits; low noise amplifiers; millimetre wave integrated circuits; network topology; CMOS millimeter-wave low-noise amplifier; cascaded amplifiers; circuit topology; common-gate transistor; frequency 40 GHz; gain 15 dB; inter-stage matching; noise figure 7.5 dB; positive-feedback network; power 36 mW; size 0.18 mum; voltage 1.8 V; $LC$ ladders; Coplanar waveguide (CPW); cutoff frequencies; low-noise amplifier (LNA); millimeter wave; positive feedback;
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
DOI :
10.1109/TMTT.2009.2025418