DocumentCode
1134094
Title
A New J-K Flip-Flop for Synchronizers
Author
Elineau, Gerard ; Wiesbeck, Werner
Author_Institution
AEG-Telefunken, Fachbereich Hockfrequenztechnik
Issue
12
fYear
1977
Firstpage
1277
Lastpage
1279
Abstract
Anomalous gating of asynchronous signals in synchronizers and arbiter circuits may cause significant errors and system failures. Since the probability of logically undefined states at the output of flip-flops increases rapidly with clock rate, the errors were reduced by lower frequencies, at the price of severe time loss, until now. The paper presents a J-K flip-flop in which the duration of an oscillatory or metastable behavior is reduced by a factor of 5 to 15. In this flip-flop the switching of two gates is accelerated by tunnel diodes.
Keywords
Arbiter circuit, data intersection, flip-flop, synchronizer circuit, tunnel diode flip-flop.; Circuits; Clocks; Delay effects; Diodes; Error analysis; Flip-flops; Frequency synchronization; Metastasis; Testing; Tin; Arbiter circuit, data intersection, flip-flop, synchronizer circuit, tunnel diode flip-flop.;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.1977.1674789
Filename
1674789
Link To Document