Title :
Eliminating Back-Gate Bias Effects in a Novel SOI High-Voltage Device Structure
Author :
Luo, Xiaorong ; Fu, Daping ; Lei, Lei ; Zhang, Bo ; Li, Zhaoji ; Hu, Shengdong ; Zhang, Zhengyuan ; Feng, Zhicheng ; Yan, Bin
Author_Institution :
State Key Lab. of Electron. Thin Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Abstract :
A novel silicon-on-insulator (SOI) high-voltage device structure and its eliminating back-gate bias effects are presented. The structure is characterized by a compound buried layer (CBL) made of two oxide layers and a polysilicon layer between them. At the high-voltage blocking state, holes collected on the polysilicon bottom interface shield the SOI layer and the upper buried oxide (UBO) layer from the back-gate bias V bg, resulting in a constant breakdown voltage (BV) and the same electric field and potential distributions in the SOI layer, UBO, and polysilicon under different the back-gate biases for a CBL SOI REduced SURface Field (RESURF) Lateral Double-diffused MOS (LDMOS). V bg only impacts the field strength and voltage drop in the lower buried oxide (LBO) layer. Moreover, based on the continuity of electric displacement, the holes enhance the field in the LBO from 80 V/mum of the conventional SOI to 457 V/mum at V bg = 0 V, leading to a high BV. A 747-V CBL SOI LDMOS is fabricated, and its eliminating back-gate bias effect is verified by measurement. In addition, the CBL SOI structure can alleviate the self-heating effects due to a window in the UBO.
Keywords :
MIS devices; electric potential; power semiconductor devices; semiconductor device breakdown; silicon-on-insulator; SOI high-voltage device structure; Si-JkO; back-gate bias effects; breakdown voltage; compound buried layer; electric displacement; electric field distribution; electric potential distribution; high-voltage blocking state; lateral double-diffused MOS; oxide layers; polysilicon layer; reduced surface field; self-heating effects; silicon-on-insulator high-voltage device structure; upper buried oxide layer; voltage 0 V; voltage 747 V; Biomembranes; Dielectrics; Electric breakdown; Electric potential; Helium; Laboratories; Lead compounds; Leakage current; Silicon on insulator technology; Voltage; Back-gate bias; breakdown voltage (BV); compound buried layer (CBL); laterally diffused MOS (LDMOS); silicon-on-insulator (SOI);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2009.2024027