DocumentCode :
1140025
Title :
A 12-GS/s Phase-Calibrated CMOS Digital-to-Analog Converter for Backplane Communications
Author :
Savoj, Jafar ; Abbasfar, Aliazam ; Amirkhany, Amir ; Jeeradit, Metha ; Garlepp, Bruno W.
Volume :
43
Issue :
5
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
1207
Lastpage :
1216
Abstract :
A 12-GS/s 8-bit digital-to-analog converter (DAC) enables 24 Gb/s signaling over conventional backplane channels. Designed in a 90-nm CMOS process, the circuit occupies an area of 670 mum times 350 mum and achieves INL and DNL of 0.31 and 0.28LSB, respectively. Measured SNDR and SFDR are 41 dB and 51 dB at 750 MHz and 32.5 dB and 35 dB at 1.5 GHz. Measured SDR and 3-dB bandwidth using 12 GS/s random data are 32 dB and 7.1 GHz, respectively. The power dissipation is 190 mW from 1-V and 1.8-V power supplies.
Keywords :
CMOS integrated circuits; digital-analogue conversion; CMOS process; backplane channels; backplane communication; phase-calibrated CMOS digital-to-analog converter; Attenuation; Backplanes; Baseband; Circuits; Digital-analog conversion; Equalizers; Fuel storage; Helium; Intersymbol interference; Transmitters; Calibration; digital–analog conversion; inductors; multiplexing; phase synchronization; transmitters;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.920319
Filename :
4494668
Link To Document :
بازگشت