DocumentCode :
1141946
Title :
An Analysis of Instruction-Fetching Strategies in Pipelined Computers
Author :
Holgate, R.W. ; Ibbett, R.N.
Author_Institution :
Department of Computer Science, University of Manchester
Issue :
4
fYear :
1980
fDate :
4/1/1980 12:00:00 AM
Firstpage :
325
Lastpage :
329
Abstract :
The performance of pipelined processors is heavily influenced by the effects of control-transfer, or branching, instructions, and various strategies have been used to reduce the delays incurred by these instructions. The position of the "control point" in the pipeline is an important factor that must also be taken into account, however, and this paper presents an analysis of its effects. Results are given of measurements made with a hardware performance monitor during the running of benchmark programs on the highly pipelined MU5 processor. These results support the argument for placing the control point as late in the pipeline as possible, and for using a prediction mechanism to supply correct sequences of instructions to the pipeline.
Keywords :
Control point; control transfers; instruction accessing; jump prediction; loop catching; pipelined processor; prefetching; Computer aided instruction; Counting circuits; Delay effects; Hardware; Monitoring; Performance analysis; Pipelines; Prefetching; Process design; Registers; Control point; control transfers; instruction accessing; jump prediction; loop catching; pipelined processor; prefetching;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1980.1675572
Filename :
1675572
Link To Document :
بازگشت