DocumentCode :
1142469
Title :
Statistical Timing Models for Large Macro Cells and IP Blocks Considering Process Variations
Author :
Goel, Amit ; Vrudhula, Sarma ; Taraporevala, Feroze ; Ghanta, Praveen
Author_Institution :
Synopsys Inc., Mountain View, CA
Volume :
22
Issue :
1
fYear :
2009
Firstpage :
3
Lastpage :
11
Abstract :
Integrated circuits today rely on extensive reuse of IP bocks and macro cells to meet the demand for high performance system-on-chip. We propose a methodology for extracting timing models of IP blocks and macro cells for statistical timing analysis considering process variations and spatial correlations. We develop efficient models for capturing both inter-die and intra-die variations in device and interconnect parameters. Increasing spatial correlations in variability of the process parameters in subnanometer designs requires instance-specific characterization of these design blocks. We propose a novel technique for instance-specific calibration of precharacterized timing model. The proposed approach was evaluated on large industrial designs of 1.2- and 3.5-M gates in 65-nm technology and validated against SPICE for accuracy.
Keywords :
SPICE; integrated circuit interconnections; statistical analysis; system-on-chip; timing; IP blocks; SPICE; instance-specific calibration; integrated circuits; interconnect parameters; spatial correlations; statistical timing models; system-on-chip; Calibration; Cost function; Hardware; Helium; Integrated circuit interconnections; Performance analysis; SPICE; Semiconductor process modeling; System-on-a-chip; Timing; Integrated circuit timing; macro cells; process variations; semiconductor process modeling;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2008.2011629
Filename :
4773473
Link To Document :
بازگشت