DocumentCode :
1142752
Title :
Characterization of STI Edge Effects on CMOS Variability
Author :
Wils, Nicole ; Tuinhout, Hans P. ; Meijer, Maurice
Author_Institution :
NXP-TSMC Res. Center, Eindhoven
Volume :
22
Issue :
1
fYear :
2009
Firstpage :
59
Lastpage :
65
Abstract :
Layout effects (well proximity effect, gate-STI distance effect, litho proximity effects, etc.) can lead to significant deviations between measured and modeled drain currents in advanced CMOS processes. Because several of these effects can occur at the same time and because a proper distinction between systematic and random effects is not always made, this often leads to confusion on the subject of variability. Using a dedicated set of-asymmetrically designed-matched pair test structures and a data analysis technique based on so-called mismatch sweeps, we answer some important questions in these discussions on variability in advanced CMOS technologies. Taking the STI-induced stress effect as an example, we show that, although there can be a large systematic offset in drain current and threshold voltage due to this effect, there is no significant impact on random mismatch fluctuations.
Keywords :
CMOS integrated circuits; integrated circuit layout; isolation technology; proximity effect (lithography); CMOS variability; STI; drain current; layout effects; litho proximity effects; random mismatch fluctuations; shallow trench isolation; stress effect; threshold voltage; CMOS process; CMOS technology; Current measurement; Data analysis; Fluctuations; Proximity effect; Semiconductor device modeling; Stress; Testing; Threshold voltage; CMOS; fluctuations; matching; shallow trench isolation (STI); variability;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2008.2010731
Filename :
4773496
Link To Document :
بازگشت