• DocumentCode
    1145127
  • Title

    ATOMi: an algorithm for circuit partitioning into multiple FPGAs using time-multiplexed, off-chip, multicasting interconnection architecture

  • Author

    Kwon, Young-Su ; Kyung, Chong-Min

  • Author_Institution
    Microsystems Technol. Lab., Massachusetts Inst. of Technol., Cambridge, MA, USA
  • Volume
    13
  • Issue
    7
  • fYear
    2005
  • fDate
    7/1/2005 12:00:00 AM
  • Firstpage
    861
  • Lastpage
    864
  • Abstract
    Logic emulation is so far the fastest method to verify the system functionality in the gate level before chip fabrication. Field-programmable gate array (FPGA)-based logic emulator with large gate capacity generally comprises a large number of FPGAs or special processors connected in mesh or crossbar topology. However, gate utilization of FPGAs and speed of emulation are limited by the number of signal pins among FPGAs and the interconnection architecture of the logic emulator. This paper first describes a new interconnection architecture called TOMi (Time-multiplexed, Off-chip, Multicasting interconnection) and proposes a circuit partitioning algorithm called ATOMi (Algorithm for TOMi) for multi-FPGA system incorporating four to eight FPGAs where FPGAs are interconnected through TOMi. ATOMi reduces the number of off-chip signal transfers to optimize the performance for multi-FPGA system implemented by TOMi. Experimental results using Partitioning93 benchmarks show that, by adopting the proposed TOMi interconnection architecture along with ATOMi, the pin count is reduced to 14.4%-88.6% while the critical path delay is reduced to 66.1%-90.1% compared to traditional architectures including mesh, crossbar, and VirtualWire architecture.
  • Keywords
    field programmable gate arrays; integrated circuit interconnections; logic partitioning; ATOMi; FPGA; FPGA-based logic emulator; circuit partitioning; crossbar topology; field-programmable gate array; logic emulation; mesh topology; time-multiplexed off-chip multicasting interconnection architecture; Chip scale packaging; Circuit topology; Emulation; Field programmable gate arrays; Integrated circuit interconnections; Logic arrays; Logic gates; Multicast algorithms; Partitioning algorithms; Pins; Field-programmable gate arrays (FPGAs); high-speed integrated circuits; interconnections; logic partitioning;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2005.850117
  • Filename
    1498839