DocumentCode :
1151634
Title :
Reduction operations on a distributed memory machine with a reconfigurable interconnection network
Author :
Miguet, Serge ; Robert, Yves
Author_Institution :
Ecole Normale Superieure de Lyon, France
Volume :
3
Issue :
4
fYear :
1992
fDate :
7/1/1992 12:00:00 AM
Firstpage :
500
Lastpage :
505
Abstract :
Performing reduction operations with distributed memory machines whose interconnection networks are reconfigurable is considered. The focus is on machines whose interconnection graph can be configured as any graph of maximum degree d. The best way of interconnecting the p processors as a function of p,d and some problem- and machine-dependent parameters that characterize the ratio communication/arithmetic for the reduction operation are discussed. Experiments on transputer-based networks are in good accordance with the theoretical results
Keywords :
graph theory; multiprocessor interconnection networks; distributed memory machine; interconnection graph; reconfigurable interconnection network; reduction operations; transputer-based networks; Arithmetic; Binary trees; Broadcasting; Concurrent computing; Kernel; Multiprocessor interconnection networks; Parallel algorithms; Parallel architectures; Pipelines; Scattering;
fLanguage :
English
Journal_Title :
Parallel and Distributed Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1045-9219
Type :
jour
DOI :
10.1109/71.149967
Filename :
149967
Link To Document :
بازگشت