DocumentCode :
1152730
Title :
Reconfiguration Procedures for a Polymorphic and Partitionable Multiprocessor
Author :
Lin, Woei ; Wu, Chuan-lin
Author_Institution :
Department of Electrical Engineering, Pennsylvania State University
Issue :
10
fYear :
1986
Firstpage :
910
Lastpage :
916
Abstract :
This correspondence presents a collection of reconfiguration procedures for a multiprocessor which employs multistage interconnection networks. These procedures are used to dynamically partitipn the multiprocessor into many subsystems, and reconfigure them to form a variety commonly used topologies to match task graphs. By examining the switching capability of the interconnection network, design rules for avoiding connection conflicts are exploited. Then, on the basis of these rules, parallel procedures are designed. With the procedures, a subsystem can be reconfigured in the form of the desired topologies without interfering with other subsystems. In addition, the reconfiguration of a subsystem can be accomplished in constant time, independently of subsystem size.
Keywords :
Parallel processing; circuit switching; connection conflicts; interconnection networks; mapping problems; multiprocessing; reconfigurable multiprocessors; Binary trees; Circuit topology; Communication switching; Embedded software; Integrated circuit interconnections; Multiprocessing systems; Multiprocessor interconnection networks; Network topology; Resource management; Switching circuits; Parallel processing; circuit switching; connection conflicts; interconnection networks; mapping problems; multiprocessing; reconfigurable multiprocessors;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1986.1676683
Filename :
1676683
Link To Document :
بازگشت