• DocumentCode
    1155044
  • Title

    Estimation of delay variations due to random-dopant fluctuations in nanoscale CMOS circuits

  • Author

    Mahmoodi, Hamid ; Mukhopadhyay, Saibal ; Roy, Kaushik

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
  • Volume
    40
  • Issue
    9
  • fYear
    2005
  • Firstpage
    1787
  • Lastpage
    1796
  • Abstract
    In nanoscale CMOS circuits the random dopant fluctuations (RDF) cause significant threshold voltage (Vt) variations in transistors. In this paper, we propose a semi-analytical estimation methodology to predict the delay distribution [Mean and Standard Deviation (STD)] of logic circuits considering Vt variation in transistors. The proposed method is fast and can be used to predict delay distribution in nanoscale CMOS technologies both at the circuit and the device design phase. The method is applied to predict the delay distributions in different logic gates and flip-flops and is verified with detail Monte Carlo simulations. It is observed that a 30% spread (STD/Mean) in Vt variation results in 5% spread in the delay of logic gates (inverter, NAND, etc.). The effect of Vt variation due to RDF is more significant in the setup time (STD/Mean = 11%) and clock-to-output delay (STD/Mean = 5% to 25%) of flip-flops.
  • Keywords
    CMOS logic circuits; delays; flip-flops; integrated circuit modelling; logic gates; nanoelectronics; network analysis; statistical analysis; CMOS logic circuits; delay distribution prediction; delay variation estimation; flip-flops; integrated circuit modelling; logic gates; nanoelectronics; nanoscale CMOS circuits; network analysis; random-dopant fluctuations; semi-analytical estimation methodology; statistical analysis; threshold voltage variations; CMOS technology; Delay estimation; Flip-flops; Fluctuations; Logic circuits; Logic devices; Logic gates; Nanoscale devices; Resource description framework; Threshold voltage; CMOS circuits; delay variations; logic gates; process variations; random dopant fluctuations; statistical modeling; threshold voltage;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2005.852164
  • Filename
    1501976