DocumentCode :
1162965
Title :
On the design and implementation of a wafer yield editor
Author :
De Gyvez, Jose Pineda ; Jess, J.A.G.
Author_Institution :
Dept. of Electr. Eng., Eindhoven Univ. of Technol., Netherlands
Volume :
8
Issue :
8
fYear :
1989
fDate :
8/1/1989 12:00:00 AM
Firstpage :
920
Lastpage :
925
Abstract :
An interactive environment is presented for the analysis of yield information required on modern integrated circuit manufacturing lines. The system estimates wafer yields and wafer-yield variations, quantifies regional yield variations within wafers, identifies clusters in wafers and/or in lots, and is able to predict wafer yields via simple simulation tools. An analysis approach based on site yields makes the system independent of the product and of the technology. The analysis technique makes it possible to investigate the effects of both correlated and uncorrelated sources of yield loss. The statistical information obtained can be used to study changes in the technological process. Graphical displays in the form of wafer maps are used to represent the spatial distribution of dice in the wafer. Capabilities for such as radial and angular distribution analyses, among others, are provided to examine data, and hypothetical wafer maps are created to visualize and predict simulated wafer yields
Keywords :
integrated circuit manufacture; production control; IC manufacture; angular distribution analyses; design; interactive environment; radial distribution; simulation tools; wafer yield editor; yield loss; yield variations; Circuit simulation; Computerized monitoring; Condition monitoring; Databases; Integrated circuit manufacture; Integrated circuit yield; Predictive models; Shape control; Tree data structures; Yield estimation;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.31551
Filename :
31551
Link To Document :
بازگشت