Title :
A 12.5-Gb/s Parallel Phase Detection Clock and Data Recovery Circuit in 0.13-

CMOS
Author :
Ohtomo, Yusuke ; Nishimura, Kazuyoshi ; Nogawa, Masafumi
Author_Institution :
NTT Microsystem Integration Labs., Kanagawa
Abstract :
A clock and data recovery (CDR) architecture featuring a parallel phase detector is proposed for speeding up linear-type CDRs. A cause of speed limit in conventional CDRs is very short UP pulses in its phase detector circuit. The parallel phase detector expands UP pulsewidth by adding fixed-width using a half-rate clock. The parallel phase detector is used in the CDR with a couple of unbalanced charge-pump. The bandwidth of decision latches of the PD is extended by 1.7 times by using both shunt-peaking and capacitance coupling. The monolithic CDR implemented in 0.13-mum CMOS shows 1.7 times wider phase linear response region of 0.56UI than that of a conventional CDR. It operates at 12.5-Gb/s with PRBS 231-1 input data. Measurements show large jitter tolerance of over 0.5 UIpp for 4-8 MHz jitter frequency as well as jitter transfer characteristics independent on input-jitter amplitudes of 0.1, 0.3, and 0.5 UIpp
Keywords :
CMOS digital integrated circuits; clocks; jitter; phase detectors; 0.13 micron; 12.5 Gbit/s; 4 to 8 MHz; CMOS integrated circuits; capacitance coupling; clock and data recovery architecture; clock and data recovery circuit; half-rate clock; jitter tolerance; jitter transfer characteristics; parallel phase detection circuit; parallel phase detector; shunt-peaking; unbalanced charge-pump; Bandwidth; Charge pumps; Clocks; Coupling circuits; Detectors; Jitter; Latches; Phase detection; Pulse circuits; Space vector pulse width modulation; CMOS integrated circuits; Clocks; phase detector; recovery;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.880617