• DocumentCode
    1167523
  • Title

    An On-Sensor Bit-Serial Column-Parallel Processing Architecture for High-Speed Discrete Fourier Transform

  • Author

    Eki, Tatsuya ; Kawahito, Shoji ; Tadokoro, Yoshiaki

  • Author_Institution
    Adv. Autom. Co., Fujisawashi
  • Volume
    53
  • Issue
    8
  • fYear
    2006
  • Firstpage
    642
  • Lastpage
    646
  • Abstract
    This brief presents a discrete Fourier transform (DFT) processor based on a bit-serial column-parallel processing architecture suitable for integrating it on CMOS image sensors. Using a column-parallel A/D converter (ADC) array, column-line sensor outputs of the two-dimensional image array are digitized. The ADC outputs are sliced to one bit and are given to the bit-serial column-parallel DFT processor from the MSB to the LSB. A high-speed and cost-effective implementation can be expected. In the case of 256times256-point DFT for 8-b image data, the processing time is estimated to be 2 ms at a clock frequency of 100 MHz, which corresponds to the 500-frames/s real-time processing
  • Keywords
    CMOS image sensors; analogue-digital conversion; digital signal processing chips; discrete Fourier transforms; image processing; parallel processing; 100 MHz; 2D image array; CMOS image sensors; analogue-digital converter array; bit serial column parallel processing architecture; discrete Fourier transform processor; functional image sensor; Arithmetic; CMOS image sensors; Circuits; Discrete Fourier transforms; Frequency estimation; Hardware; Image sensors; Parallel processing; Pixel; Sensor arrays; CMOS image sensor; discrete Fourier transform (DFT); distributed arithmetic; functional image sensor;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Express Briefs, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-7747
  • Type

    jour

  • DOI
    10.1109/TCSII.2006.876378
  • Filename
    1683972