DocumentCode :
1178913
Title :
Scan-path architecture for pseudorandom testing
Author :
Dervisoglu, Bulent I.
Author_Institution :
Apollo Comput., Chelmsford, MA, USA
Volume :
6
Issue :
4
fYear :
1989
Firstpage :
32
Lastpage :
48
Abstract :
The author presents an architecture for implementing scan technology in a state-of-the-art workstation that uses a single resource to control scan and clock functions and perform pseudorandom testing of individual chips and boards. The testing approach, which is based on the use of a linear-feedback shift register, also features the ability to capture test results and compress them into a single signature for comparison with a known ´golden-circuit´ signature. The author describes an application for testing the Apollo DN10000 and presents a list of design rules for pseudorandom testing at the board level. He discusses communication with scan and clock resources, timing relationships for scan operations, problems encountered, and design-for-testability issues in some depth.<>
Keywords :
feedback; integrated circuit testing; logic testing; shift registers; Apollo DN10000; clock functions; design-for-testability; linear-feedback shift register; pseudorandom testing; scan path architecture; single signature; timing relationships; Automatic testing; Circuit faults; Circuit testing; Costs; Digital systems; Flip-flops; Life testing; Performance evaluation; Pins; System testing;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/54.32420
Filename :
32420
Link To Document :
بازگشت