DocumentCode :
1183829
Title :
A graph-theoretic approach to the IC layout resizing problem
Author :
Huang, Yen-Son ; Chan, Shu-Park
Volume :
27
Issue :
5
fYear :
1980
fDate :
5/1/1980 12:00:00 AM
Firstpage :
380
Lastpage :
391
Abstract :
Based on the topological and geometric properties of polygons, an efficient IC layout resizing algorithm is developed. The algorithm has the following features: 1) it operates on the IC layout data base and generates the resized layout data base which is acceptable to the patterngeneration programs or the electron-beam programs; 2) it can efficiently handle large and complex IC layouts; and 3) it produces no gaps and no overlappings in the resized layout data base.
Keywords :
Graph theory and applications; Layout; Computer science; Computer simulation; Consumer electronics; Contracts; Education; Integrated circuit layout; Laboratories; Telegraphy; Telephony; Time of arrival estimation;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1980.1084830
Filename :
1084830
Link To Document :
بازگشت