DocumentCode :
1191056
Title :
Minimal Multiplexed Threshold Gate Realizations
Author :
Bargainer, J.D. ; Coates, Clarence L.
Author_Institution :
IEEE
Issue :
6
fYear :
1968
fDate :
6/1/1968 12:00:00 AM
Firstpage :
566
Lastpage :
578
Abstract :
Abstract—In this paper, methods are presented for designing error-correcting capabilities into threshold gate networks so that the logic gates themselves will correct errors of other gates in the network . In all but one of these methods, a given realization is modified by the addition of redundant gates to obtain an error-correcting network . Realizations are obtained by the first three methods which require that an error of any given number of gates be corrected by the gates immediately following those which are in error. This is the multiplexed realization. In the remaining methods, this requirement is replaced by the requirement that a given number of errors be corrected by some gates in the network. Errors of the output gate are not corrected. The last section discusses a method for obtaining an error-correcting network directly from the Boolean function to be realized.
Keywords :
Index Terms—Combinational logic, error-correcting networks, redundancy, threshold networks.; Arithmetic; Boolean functions; Error correction; Logic design; Logic gates; Redundancy; Index Terms—Combinational logic, error-correcting networks, redundancy, threshold networks.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1968.226922
Filename :
1687401
Link To Document :
بازگشت