Title :
Bit-serial digital filter architecture using RAM-based delay operators
Author :
Bull, D.R. ; Wacey, G.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bristol Univ., UK
fDate :
10/1/1994 12:00:00 AM
Abstract :
Realisations of high-order bit-serial FIR digital filters can be dominated by the shift register stages required for the z-1 operators. This paper presents a new approach to the implementation of bit-serial delay operators based on the use of random access memory in combination with a data transformation process. Together these facilitate the storage and retrieval of serial data in a format compatible with conventional filter requirements. The method is described, an example given and area comparisons made for the cases of FPGA and standard cell ASIC technologies
Keywords :
application specific integrated circuits; delays; digital filters; random-access storage; FIR digital filters; FPGA technology; bit-serial delay operators; bit-serial digital filter architecture; data transformation process; high-order filters; random access memory; standard cell ASIC technology;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19941189