DocumentCode :
1191826
Title :
VLSI arrays for digital signal processing:Part I-A model identification approach to digital filter realizations
Author :
Rao, Sailesh K. ; Kailath, Thomas
Volume :
32
Issue :
11
fYear :
1985
fDate :
11/1/1985 12:00:00 AM
Firstpage :
1105
Lastpage :
1118
Abstract :
A study of VLSI arrays that implement single-input singleoutput linear time-invariant digital filters is initiated in this paper. The arrays are restricted to be comprised of several similar processing elements in a linear configuration with only nearest neighbor links. The requirement of pipelineability in the resulting circuits is also imposed. A general framework is developed for the design of such arrays when each processing element is assumed to have a certain model with a single state variable. Several existing canonical form realizations are shown to be obtainable as special cases of the array configurations developed in this paper.
Keywords :
Array processing; Digital filters; VLSI; Very large-scale integration (VLSI); Adaptive filters; Circuit synthesis; Digital filters; Hardware; Helium; Inverse problems; Nearest neighbor searches; Nonlinear filters; Signal processing; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1985.1085645
Filename :
1085645
Link To Document :
بازگشت