DocumentCode :
119257
Title :
Implementation of 8B/10B encoder-decoder for Gigabit Ethernet Frame
Author :
Yadav, Suneel ; Pandey, Shishir ; Gupta, Arpan
Author_Institution :
Amity Sch. of Eng. & Technol., Amity Univ., Noida, India
fYear :
2014
fDate :
11-13 Sept. 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper describe a byte oriented transmission code and its hardware implementation with elaborating a method for implementation of the DC-balanced 8B/10B coding using a very fast FPGA from Spartan family. This code is particularly well suited for high-speed local area networks. This technique can be used by other high speed buses such as PCI Express, IEEE 1394b, Serial ATA, SAS, Fiber channel, SSA. Gigabit Ethernet INFIBAND, XAUI, Serial Rapid IO, uses the same coding module. Using the Look-up Table and memory with fast technique made this design efficient to be implemented. A very simple implementation of the code has been accomplished by the partitioning of the coder into 5B/6B and 3B/4B subordinates coders. For increasing its performance more RTL logic is required.
Keywords :
encoding; local area networks; 8B/10B encoder decoder; DC-balanced 8B/10B coding; FPGA; Fiber channel; IEEE 1394b; Look-up Table; PCI Express; Rapid IO; SAS; Serial ATA; Spartan family; XAUI; byte oriented transmission code; coding module; gigabit Ethernet frame; hardware implementation; local area networks; Decoding; Educational institutions; Encoding; Field programmable gate arrays; Hardware; Optical fiber networks; 8B/10Bcoding; DC-balanced; Disparity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless and Optical Communications Networks (WOCN), 2014 Eleventh International Conference on
Conference_Location :
Vijayawada
Print_ISBN :
978-1-4799-3155-2
Type :
conf
DOI :
10.1109/WOCN.2014.6923049
Filename :
6923049
Link To Document :
بازگشت