Title :
A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time
Author :
Kim, Moo-Young ; Shin, Dongsuk ; Chae, Hyunsoo ; Kim, Chulwoo
Author_Institution :
Electr. & Electron. Eng. Dept., Korea Univ., Seoul, South Korea
Abstract :
A portable clock generator, which solves the duty ratio and jitter problems of the input clock, has been developed. In the proposed clock generator, the complementary delay line generates a series of multiphase clocks. The 0-to-1 transition detector finds the 2 pi phase delayed position among the multiphase clocks produced by the complementary delay line, and then, the select signal generator chooses the proper path to generate the delayed output clock. As a result, the proposed open-loop and full-digital architecture achieves a fast lock time of two clock cycles. Also, it is a simple, robust and portable IP and consumes only 17 mW at an input clock frequency of 1.6 GHz. In addition, a complementary delay line is implemented to achieve high phase resolution over a wide frequency range. The proposed clock generator is implemented in a 0.18-mum CMOS process and, occupies an active area of 170 mum times 120 mum. Also, it operates at various input frequencies ranging from 800 MHz to 1.6 GHz.
Keywords :
clock and data recovery circuits; clocks; clock frequency; complementary delay line; frequency 800 MHz to 1.6 GHz; full-digital architecture; low jitter open loop all-digital clock generator; multiphase clock; portable clock generator; power 17 mW; two cycle lock time; Clock generator; PLL; clock-on-demand; lock time; portable;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2008.2004591