DocumentCode
1194285
Title
Architectures for VLSI implementation movement-compensated video processors
Author
Fortier, Michel ; Sabri, Shaker A. ; Bahgat, Osama
Volume
33
Issue
2
fYear
1986
fDate
2/1/1986 12:00:00 AM
Firstpage
250
Lastpage
259
Abstract
Architecture elements suitable for VLSI implementation and real-time operation in movement-compensated video (MCV) processors are presented. The algorithm used in the video processor is based on motion estimation and compensation techniques. An overview of the algorithm is given with emphasis placed on one of the key functions used in the prediction, the two-dimensional interpolator. A VLSI implementation is presented which incorporates design techniques of pipelining, parallelism and module replication. Furthermore, it is shown that modifications to the algorithm can be made based on the use of a high degree of parallelism yielding an efficient structure which relieves constraints for high-speed execution. The operations then rely on a simpler one-dimensional interpolator to form one of the building blocks of the two-dimensional interpolator. It is indicated that the parallel structure which is formed with these building blocks can be implemented on two circuits and that it can operate at speeds meeting real-time requirements.
Keywords
Image analysis, motion; Image motion analysis; Interpolation; Two-dimensional and image processing; VLSI; Very large-scale integration (VLSI); Business; Circuits; Codecs; Interpolation; Motion estimation; Pipeline processing; Predictive coding; TV broadcasting; Very large scale integration; Videoconference;
fLanguage
English
Journal_Title
Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0098-4094
Type
jour
DOI
10.1109/TCS.1986.1085892
Filename
1085892
Link To Document