DocumentCode :
1194924
Title :
An Efficient Folded Architecture for Lifting-Based Discrete Wavelet Transform
Author :
Shi, Guangming ; Liu, Weifeng ; Zhang, Li ; Li, Fu
Author_Institution :
Key Lab. of Intell. Perception & Image Understanding of Minist. of Educ., Xidian Univ., Xi´´an
Volume :
56
Issue :
4
fYear :
2009
fDate :
4/1/2009 12:00:00 AM
Firstpage :
290
Lastpage :
294
Abstract :
In this brief an efficient folded architecture (EFA) for lifting-based discrete wavelet transform (DWT) is presented. The proposed EFA is based on a novel form of the lifting scheme that is given in this brief. Due to this form, the conventional serial operations of the lifting data flow can be optimized into parallel ones by employing parallel and pipeline techniques. The corresponding optimized architecture (OA) has short critical path latency and is repeatable. Further, utilizing this repeatability, the EFA is derived from the OA by employing the fold technique. For the proposed EFA, hardware utilization achieves 100%, and the number of required registers is reduced. Additionally, the shift-add operation is adopted to optimize the multiplication; thus, the proposed architecture is more suitable for hardware implementation. Performance comparisons and field-programmable gate array (FPGA) implementation results indicate that the proposed EFA possesses better performances in critical path latency, hardware cost, and control complexity.
Keywords :
discrete wavelet transforms; field programmable gate arrays; pipeline processing; control complexity; critical path latency; efficient folded architecture; field-programmable gate array; hardware cost; lifting-based discrete wavelet transform; optimized architecture; Discrete wavelet transform (DWT); folded architecture; lifting scheme; parallel; pipeline;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2009.2015393
Filename :
4801714
Link To Document :
بازگشت