DocumentCode :
1225669
Title :
Intelligent Robustness Insertion for Optimal Transient Error Tolerance Improvement in VLSI Circuits
Author :
Zhao, Chong ; Zhao, Yi ; Dey, Sujit
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California at San Diego, La Jolla, CA
Volume :
16
Issue :
6
fYear :
2008
fDate :
6/1/2008 12:00:00 AM
Firstpage :
714
Lastpage :
724
Abstract :
Due to aggressive technology scaling, VLSI circuits are becoming increasingly susceptible to radiation-induced single-event-upsets (SEUs). Redundancy insertion has been adopted to provide the circuit with additional transient error resiliency. However, its applicability and efficiency are limited by the tight design constraints and budgets. In this paper, we present an intelligent ldquoconstraint-aware robustness insertionrdquo methodology. By selectively protecting sequential elements in static CMOS digital circuits, it is able to maximally improve the SEU tolerance while keeping the incurred design overhead within acceptable range. Our technique consists of three major components. The first one is a configurable hardening sequential cell design that serves as the basic building block of the framework; the second one is a robustness calibration technique that evaluates the relative error tolerance of all sequential elements and provides guidelines to the redundancy insertion; the third one is an optimization algorithm that searches for the optimal protection scheme under given design constraints and budgets. Simulation results show that the intelligent robustness insertion reduced the error rate by 46% with zero timing penalty and 10% area increase. Furthermore, by exploring the tradeoffs between reliability and design overhead, we also demonstrate the proposed technique can help achieve high reliability improvement while keeping the design overhead within acceptable range.
Keywords :
CMOS digital integrated circuits; VLSI; calibration; integrated circuit design; integrated circuit reliability; radiation hardening (electronics); redundancy; SEU tolerance; VLSI chip circuit design; additional transient error resiliency; aggressive technology scaling; constraint-aware robustness insertion methodology; digital circuit design; digital circuit reliability; intelligent robustness insertion; optimal protection scheme; optimal transient error tolerance; optimization algorithm; radiation-induced single-event-upsets; redundancy insertion; robustness calibration technique; static CMOS digital circuits; zero timing penalty; Algorithm design and analysis; CMOS digital integrated circuits; Calibration; Digital circuits; Guidelines; Protection; Redundancy; Robustness; Single event transient; Very large scale integration; CMOS digital circuit; robustness; single-event-upset (SEU); transient error;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2000256
Filename :
4526717
Link To Document :
بازگشت