• DocumentCode
    122808
  • Title

    FPGA implementation of hybrid Han-Carlson adder

  • Author

    Gedam, Swapna ; Zode, Pradnya ; Zode, Pradnya

  • Author_Institution
    Deptt. of Electron. Eng., Y.C. Coll. of Eng., Nagpur, India
  • fYear
    2014
  • fDate
    6-8 March 2014
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    In this paper a modified parallel prefix adder, Hybrid Han-Carlson adder is proposed which uses different stages of Brent-Kung and Kogge-Stone adders. Binary addition is one of the primitive and most commonly used application in computer arithmetic. Parallel prefix adders offer a highly efficient solution to the binary addition problem and are well suited for FPGA implementation. Carry propagation in binary addition can be efficiently expressed as a prefix computation. Modified Hybrid Han-Carlson adder reduces the complexity, area and power consumption significantly.
  • Keywords
    adders; field programmable gate arrays; Brent-Kung adders; FPGA implementation; Kogge-Stone adders; binary addition; carry propagation; computer arithmetic; modified hybrid Han-Carlson adder; modified parallel prefix adder; parallel prefix adders; prefix computation; Adders; Delays; Logic gates; Simulation; Very large scale integration; Wiring; Han-Carlson adder; Hybrid Han-Carlson Adder; Parallel Prefix Adders; prefix computation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
  • Conference_Location
    Combiatore
  • Type

    conf

  • DOI
    10.1109/ICDCSyst.2014.6926185
  • Filename
    6926185