Title :
Trapped-Hole-Enhanced Erase-Level Shift by FN-Stress Disturb in Sub-90-nm-Node Embedded SONOS Memory
Author :
Terai, Masayuki ; Tsuji, Yukihide ; Kotsuji, Setsu ; Fujieda, Shinji ; Ando, Koichi
Author_Institution :
Device Platforms Res. Labs., NEC Corp., Sagamihara
fDate :
6/1/2008 12:00:00 AM
Abstract :
The amount of FN-disturb-induced erase-level shift in a sub-90-nm-node embedded polysilicon/oxide/nitride/oxide/silicon-type trap memory was found to peak at 25degC to decrease briefly at 90degC and then to increase again at higher temperatures. This characteristic temperature dependence can be explained by three processes. First, electrons are injected from the substrate into the nitride layer through traps in the bottom oxide (BOX). Second, holes that are trapped in the BOX during program/erase cycles increase the electric field in the BOX near the substrate, thus enhancing the effect of the electron injection. Third, this enhancement is weaker at elevated temperatures because of hole emission from the BOX. We propose empirical fitting equations for describing the FN-disturb behavior, which consider the effects of traps and holes within the BOX. Moreover, we show that the effect of nitriding the BOX layer on FN-disturb immunity results from a decrease in the trap density of the BOX.
Keywords :
digital storage; electron injection; embedded SONOS memory; node embedded polysilicon-oxide-nitride-oxide-silicon-type trap memory; program-erase cycles; trap density; trapped-hole-enhanced erase-level shift; Channel hot electron injection; Charge carrier processes; Degradation; Electron traps; National electric code; Nonvolatile memory; SONOS devices; Silicon; Split gate flash memory cells; Temperature; FN disturb; Poole–Frenkel (PF) emission; phonon-assisted tunnel emission; polysilicon/oxide/nitride/oxide/silicon (SONOS) memory; split gate;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2008.921983