• DocumentCode
    123165
  • Title

    Impact of FinFET technology for power gating in nano-scale design

  • Author

    Keunwoo Kim ; Kanj, Rouwaida ; Joshi, Rajiv V.

  • Author_Institution
    Samsung Korea, South Korea
  • fYear
    2014
  • fDate
    3-5 March 2014
  • Firstpage
    543
  • Lastpage
    547
  • Abstract
    This paper presents the first detailed analysis of power gating structures in sub-nano scale FinFET circuits. FinFETs are compared with their bulk CMOS counterpart devices to gain design perspective for purposes of power-gating applications. Circuit performance, power, and leakage are analyzed. TCAD device/circuit mixed-mode simulations for a FinFET-based ring oscillator with footer structure are employed to study the implications of the physical properties of FinFET power-gating devices. A critical evaluation of the virtual ground bounce for the proposed power-gating scheme is presented providing an insight into low-power applications in FinFET circuits. For low voltage operation the ground bounce is found comparable to that of bulk-Si while maintaining 40% reduction in delay. FinFET specific design metrics are analyzed as function of power-gating device size in the power-gating structure indicating larger leakage current sensitivity compared to bulk and room for leakage envelope optimization.
  • Keywords
    CMOS integrated circuits; MOSFET; leakage currents; low-power electronics; sensitivity; TCAD device; bulk CMOS counterpart devices; circuit leakage; circuit mixed-mode simulations; circuit performance; circuit power; footer structure; leakage current sensitivity; leakage envelope optimization; low voltage operation; low-power applications; physical properties; power-gating device size; power-gating structure; ring oscillator; specific design metrics; sub-nanoscale FinFET circuits; virtual ground bounce; CMOS integrated circuits; Delays; FinFETs; Leakage currents; Logic gates; Performance evaluation; Silicon;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design (ISQED), 2014 15th International Symposium on
  • Conference_Location
    Santa Clara, CA
  • Print_ISBN
    978-1-4799-3945-9
  • Type

    conf

  • DOI
    10.1109/ISQED.2014.6783374
  • Filename
    6783374