DocumentCode :
1233146
Title :
Low-power register-exchange survivor memory architectures for Viterbi decoders
Author :
Shieh, M.-D. ; Wang, T.-P. ; Yang, D.-W.
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan
Volume :
3
Issue :
2
fYear :
2009
fDate :
4/1/2009 12:00:00 AM
Firstpage :
83
Lastpage :
90
Abstract :
Register exchange (RE) structures are commonly applied to survivor memory design for Viterbi decoders aiming at high-speed, low-latency requirements. The authors explore low-power RE survivor memory architectures based on the trace-forward concept. When trace-forward units (TFUs) are used to derive decoded outputs instead of pointing to merged states in trace-back applications, we have the freedom of selecting the length of TFUs for obtaining different segmented RE (SRE) structures. Using the inherent properties in the TFU and properly setting the initial values of registers in SRE structures, a significant saving in power dissipation and a reduced number of RE stages can then be achieved. Experimental results exhibit that about 54% savings in power can be obtained using our development compared to conventional RE structures.
Keywords :
Viterbi decoding; memory architecture; Viterbi decoders; low-power register-exchange survivor memory architectures; merged states; survivor memory design; trace-back applications;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2008.0262
Filename :
4813144
Link To Document :
بازگشت