• DocumentCode
    1233158
  • Title

    High-speed VLSI architecture for parallel Reed-Solomon decoder

  • Author

    Lee, Hanho

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Connecticut, Storrs, CT, USA
  • Volume
    11
  • Issue
    2
  • fYear
    2003
  • fDate
    4/1/2003 12:00:00 AM
  • Firstpage
    288
  • Lastpage
    294
  • Abstract
    This paper presents high-speed parallel Reed-Solomon (RS) (255,239) decoder architecture using modified Euclidean algorithm for the high-speed multigigabit-per-second fiber optic systems. Pipelining and parallelizing allow inputs to be received at very high fiber-optic rates and outputs to be delivered at correspondingly high rates with minimum delay. A parallel processing architecture results in speed-ups of as much as or more than 10 Gb, since the maximum achievable clock frequency is generally bounded by the critical path of the modified Euclidean algorithm block. The parallel RS decoders have been designed and implemented with the 0.13-/spl mu/m CMOS standard cell technology in a supply voltage of 1.1 V. It is suggested that a parallel RS decoder, which can keep up with optical transmission rates, i.e., 10 Gb/s and beyond, could be implemented. The proposed channel = 4 parallel RS decoder operates at a clock frequency of 770 MHz and has a data processing rate of 26.6 Gb/s.
  • Keywords
    CMOS digital integrated circuits; Reed-Solomon codes; VLSI; application specific integrated circuits; decoding; digital signal processing chips; high-speed integrated circuits; optical communication equipment; parallel algorithms; parallel architectures; pipeline arithmetic; 0.13 micron; 1.1 V; 26.6 Gbit/s; 770 MHz; CMOS standard cell technology; high-speed VLSI architecture; high-speed parallel RS decoder; modified Euclidean algorithm; multigigabit-per-second fiber optic systems; parallel Reed-Solomon decoder; parallel processing architecture; pipelining; very large scale integration; CMOS technology; Clocks; Decoding; Delay; Frequency; Optical fibers; Parallel processing; Pipeline processing; Reed-Solomon codes; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2003.810782
  • Filename
    1210510