DocumentCode :
1235754
Title :
Low energy single event upset/single event transient-tolerant latch for deep subMicron technologies
Author :
Fazeli, M. ; Miremadi, S.G. ; Ejlali, A. ; Patooghy, A.
Author_Institution :
Dept. of Comput. Eng., Sharif Univ. of Technol., Tehran
Volume :
3
Issue :
3
fYear :
2009
fDate :
5/1/2009 12:00:00 AM
Firstpage :
289
Lastpage :
303
Abstract :
Single event upsets (SEUs) and single event transients (SETs) are major reliability concerns in deep submicron technologies. As technology feature size shrinks, digital circuits are becoming more susceptible to SEUs and SETs. A novel SEU/SET-tolerant latch called feedback redundant SEU/SET-tolerant latch (FERST) is presented, where redundant feedback lines are used to mask SEUs and delay elements are used to filter SETs. Detailed SPICE simulations have been done to evaluate the proposed design and compare it with previous latch designs. The results show that the SEU tolerance of the FERST latch is almost equal to that of a TMR latch (a widely used latch which is the most reliable among the previous latches); however, the FERST latch consumes about 50% less energy and occupies 42% less area than the triple modular redundancy (TMR) latch. Furthermore, the results show that more than 90% of the injected SETs can be masked by the FERST latch if the delay size is properly selected.
Keywords :
flip-flops; SPICE simulation; deep submicron technology; digital circuits; latch design; low energy single event upset; redundant feedback lines; single event transient-tolerant latch; single event transients; single event upsets; triple modular redundancy latch;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2008.0099
Filename :
4814319
Link To Document :
بازگشت