DocumentCode :
1236973
Title :
Crosstalk-Induced Delay, Noise, and Interconnect Planarization Implications of Fill Metal in Nanoscale Process Technology
Author :
Nieuwoudt, Arthur ; Kawa, Jamil ; Massoud, Yehia
Author_Institution :
Rice Univ., Houston, TX, USA
Volume :
18
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
378
Lastpage :
391
Abstract :
In this paper, we investigate the crosstalk-induced delay, noise, and chemical mechanical polishing (CMP)-induced thickness-variation implications of dummy fill generated using rule-based wire track fill techniques and CMP-aware model-based methods for designs implemented in 65 nm process technology. The results indicate that fill generated using rule-based and CMP-aware model-based methods can have a significant impact on parasitic capacitance, interconnect planarization, and individual path delay variation. Crosstalk-induced delay and noise are significantly reduced in the grounded-fill cases, and designs with floating fill also experience a reduction in average crosstalk-induced delay and noise, which is in contrast to the predictions of previous studies on small-scale interconnect structures. When crosstalk effects are included in the analysis, the observed delay behavior is significantly different from the delay modeled without considering crosstalk effects. Consequently, crosstalk-induced delay and noise must be simultaneously considered in addition to parasitic capacitance and interconnect planarization when developing future fill generation methods.
Keywords :
capacitance; chemical mechanical polishing; design for manufacture; filler metals; integrated circuit interconnections; nanotechnology; semiconductor device noise; CMP-aware model; CMP-induced thickness-variation; chemical mechanical polishing; crosstalk effect; crosstalk-induced delay; dummy fill; fill generation; fill metal; floating fill; interconnect planarization; nanoscale process technology; noise; parasitic capacitance; path delay variation; rule-based wire track fill; size 65 nm; small-scale interconnect structure; Chemical mechanical polishing; crosstalk-induced delay; design for manufacturability; dummy fill; noise;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2010830
Filename :
4814466
Link To Document :
بازگشت