• DocumentCode
    1237189
  • Title

    A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18- \\mu m CMOS Technology

  • Author

    Kao, Min-Sheng ; Wu, Jen-Ming ; Lin, Chih-Hsing ; Chen, Fan-Ta ; Chiu, Ching-Te ; Hsu, Shawn S H

  • Author_Institution
    Inst. of Commun. Eng., Nat. Tsing Hua Univ., Hsinchu
  • Volume
    17
  • Issue
    5
  • fYear
    2009
  • fDate
    5/1/2009 12:00:00 AM
  • Firstpage
    688
  • Lastpage
    696
  • Abstract
    A 10-Gb/s current mode logic (CML) input/output (I/O) circuit for backplane interconnect is fabricated in 0.18-mu m 1P6M CMOS process. Comparing with conventional I/O circuit, this work consists of input equalizer, limiting amplifier with active-load inductive peaking, duty cycle correction and CML output buffer. To enhance circuit bandwidth for 10-GB/s operation, several techniques include active load inductive peaking and active feedback with current buffer in Cherry-Hooper topology. With these techniques, it reduces 30%-65% of the chip area comparing with on-chip inductor peaking method. This design also passes the interoperability test with switch fabric successfully. It provides 600- mVpp differential voltage swing in driving 50-Omega output loads, 40-dB input dynamic range, 40-dB voltage gain, and 8-mV input sensitivity. The total power consumption is only 85 mW in 1.8-V supply and the chip feature die size is 700 mum times 400 mum.
  • Keywords
    CMOS logic circuits; current-mode logic; integrated circuit interconnections; low-power electronics; network topology; CML; CMOS technology; Cherry-Hooper topology; I/O circuit; active load inductive peaking; backplane interconnection; bit rate 10 Gbit/s; current buffer; current mode logic; differential voltage swing; input equalizer; input/output circuit; interoperability test; limiting amplifier; on-chip inductor peaking; power 85 mW; size 0.18 mum; switch fabric; voltage 1.8 V; Cherry–Hooper topology; current-mode logic; inductive peaking; limiting amplifier;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2009.2016726
  • Filename
    4814487