• DocumentCode
    1237233
  • Title

    High-Efficiency Soft-Error-Tolerant Digital Signal Processing Using Fine-Grain Subword-Detection Processing

  • Author

    Huang, Yuan-Hao

  • Author_Institution
    Dept. of Electr. Eng., Nat. Tsing-Hua Univ., Hsinchu, Taiwan
  • Volume
    18
  • Issue
    2
  • fYear
    2010
  • Firstpage
    291
  • Lastpage
    304
  • Abstract
    The soft error problem in digital circuits is becoming increasingly important as the IC fabrication technology progresses from the deep submicrometer scale to the nanometer scale. This paper proposes a subword-detection processing (SDP) technique and a fine-grain soft-error-tolerance (FGSET) architecture to improve the performance of the digital signal processing circuit. In the SDP technique, the logic masking property of the soft error in the combinational circuit is utilized to mask the single-event upset (SEU) caused by disturbing particles in the inactive area. To further improve the performance, the masked portion of the datapath can be used as the estimation redundancy in the algorithmic softerror-tolerance (ASET) technique. This technique is called subword-detection and redundant processing (SDRP). In the FGSET architecture, the soft error in each processing element (fine grain) can be recovered by the arithmetic datapath-level ASET technique. Analysis of the fast Fourier transform processor example shows that the proposed FGSET architecture can improve the performance of the coarse-grain SET (CGSET) by 8.5 dB. The low-cost SDP technique (1.03x) yields a noise reduction of 5.3 dB over the CGSET approach (1.40x), while the efficient SDRP I (1.57x) and SDRP II (1.88x) techniques outperform the CGSET approach by 24.5 and 30.5 dB, respectively.
  • Keywords
    adders; combinational circuits; detector circuits; digital arithmetic; digital signal processing chips; error analysis; fast Fourier transforms; integrated logic circuits; redundancy; tolerance analysis; FGSET architecture; SDP; adders; arithmetic circuit; arithmetic datapaths; coarse-grain SET; combinational circuit; digital circuits; digital signal processing circuit; fast Fourier transform processor; fine-grain soft-error-tolerance architecture; high-efficiency digital signal processing; logic masking property; multipliers; noise figure 5.3 dB; processing element; redundant processing; single-event upset; soft-error-tolerant digital signal processing; subword-detection processing; Deep submicrometer; digital signal processing (DSP); nanoscale technology; reliability; soft error tolerance (SET); triple modular redundancy (TMR);
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2008.2009636
  • Filename
    4814491