DocumentCode :
1243981
Title :
Synthesis of delay-verifiable combinational circuits
Author :
Ke, Wuudiann ; Menon, Premachandran R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
Volume :
44
Issue :
2
fYear :
1995
fDate :
2/1/1995 12:00:00 AM
Firstpage :
213
Lastpage :
222
Abstract :
We address the problem of testing circuits for temporal correctness. A circuit is considered delay-verifiable if its timing correctness can be established by applying delay tests. It is shown that verifying the timing of a circuit may require tests which can detect the simultaneous presence of more than one path delay fault. We provide a general framework for examining delay-verifiability by introducing a special class of faults called primitive path delay faults. It is necessary and sufficient to test every fault in this class to ensure the temporal correctness of combinational circuits. Based on this result, we develop a synthesis procedure for combinational circuits that can be tested for correct timing. Experimental data show that such implementations usually require less area than completely delay testable implementations
Keywords :
combinational circuits; delays; logic design; logic testing; delay-verifiable combinational circuits synthesis; path delay fault; primitive path delay faults; temporal correctness; timing correctness; Circuit faults; Circuit synthesis; Circuit testing; Combinational circuits; Delay effects; Electrical fault detection; Helium; Robustness; Sufficient conditions; Timing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.364533
Filename :
364533
Link To Document :
بازگشت