DocumentCode :
1248566
Title :
A Hybrid Spur Compensation Technique for Finite-Modulo Fractional-N Phase-Locked Loops
Author :
Zhang, Li ; Yu, Xueyi ; Sun, Yuanfeng ; Rhee, Woogeun ; Wang, Dawn ; Wang, ZhiHua ; Chen, Hongyi
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Volume :
44
Issue :
11
fYear :
2009
Firstpage :
2922
Lastpage :
2934
Abstract :
A finite-modulo fractional-N PLL utilizing a low-bit high-order DeltaSigma modulator is presented. A 4-bit fourth-order DeltaSigma modulator not only performs non-dithered 16-modulo fractional-N operation but also offers less spur generation with negligible quantization noise. Further spur reduction is achieved by charge compensation in the voltage domain and phase interpolation in the time domain, which significantly relaxes the dynamic range requirement of the charge pump compensation current. A 1.8-2.6 GHz fractional-N PLL is implemented in 0.18 mum CMOS. By employing high-order deterministic DeltaSigma modulation and hybrid spur compensation, the spur level of less than -55 dBc is achieved when the ratio of the bandwidth to minimum frequency resolution is set to 1/4. The prototype PLL consumes 35.3 mW in which only 2.7 mW is consumed by the digital modulator and compensation circuits.
Keywords :
CMOS integrated circuits; UHF integrated circuits; delta-sigma modulation; phase locked loops; phase noise; 4-bit fourth-order DeltaSigma modulator; charge compensation; charge pump compensation current; digital modulator; finite-modulo fractional-N phase-locked loops; frequency 1.8 GHz to 2.6 GHz; high-order deterministic DeltaSigma modulation; hybrid spur compensation technique; low-bit high-order DeltaSigma modulator; minimum frequency resolution; nondithered 16-modulo fractional-N operation; phase interpolation; phase noise; power 2.7 mW; power 35.3 mW; quantization noise; size 0.18 mum; spur reduction; time domain; voltage domain; Bandwidth; Charge pumps; Delta modulation; Dynamic range; Frequency; Interpolation; Noise generators; Phase locked loops; Quantization; Voltage; Fractional-N; PLL; frequency synthesizer; integrated circuits; phase noise; spur reduction;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2028927
Filename :
5308725
Link To Document :
بازگشت