DocumentCode :
1262473
Title :
Random Pulsewidth Matching Frequency Synthesizer With Sub-Sampling Charge Pump
Author :
Liao, Te-Wen ; Chen, Chia-Min ; Su, Jun-Ren ; Hung, Chung-Chih
Author_Institution :
Dept. of Electr. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
59
Issue :
12
fYear :
2012
Firstpage :
2815
Lastpage :
2824
Abstract :
This paper presents a fast locking phase-locked loop (FLPLL) system with reference-spur reduction techniques exploiting random pulsewidth matching and a sub-sampling charge pump. Through the randomization and average of the pulsewidth and the reduction of current mismatch, the frequency synthesizer can reduce the ripples on the control voltage of the voltage-controlled oscillator in order to reduce the reference spur at the output of the phase-locked loop. A random clock generator is used to perform a random selection control. The loop bandwidth of the system can be adjusted by the control voltage so as to reduce the locking time. To demonstrate the effectiveness of the proposed spur-reduction techniques, a 2.5 GHz to 2.7 GHz FLPLL was designed and fabricated using a TSMC 90-nm CMOS process. The proposed circuit can achieve a phase noise of -114 dBc/Hz at an offset frequency of 1 MHz and reference spurs below -74 dBc.
Keywords :
CMOS analogue integrated circuits; UHF integrated circuits; UHF oscillators; charge pump circuits; frequency synthesizers; phase locked loops; voltage-controlled oscillators; FLPLL system; TSMC CMOS process; current mismatch reduction; fast locking phase-locked loop system; frequency 2.5 GHz to 2.7 GHz; loop bandwidth; phase noise; random clock generator; random pulsewidth matching; random pulsewidth matching frequency synthesizer; random selection control; reference-spur reduction techniques; size 90 nm; subsampling charge pump; voltage-controlled oscillator; Bandwidth; Noise measurement; Phase frequency detector; Phase locked loops; Voltage control; Voltage-controlled oscillators; CMOS analog integrated circuits; frequency synthesizer; low spur; phase-locked loops (PLLs); sub-sampling charge pump (SSCP);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2206462
Filename :
6265345
Link To Document :
بازگشت