DocumentCode :
1264920
Title :
CML and ECL: optimized design and comparison
Author :
Alioto, Massimo ; Palumbo, Gaetano
Author_Institution :
Dipt. Elettrico, Elettronico e Sistemistico, Catania Univ., Italy
Volume :
46
Issue :
11
fYear :
1999
fDate :
11/1/1999 12:00:00 AM
Firstpage :
1330
Lastpage :
1341
Abstract :
In this paper a pencil-and-paper optimized design for current mode logic (CML) and emitter coupled logic (ECL) gates is proposed. The approaches are based on simple models which show errors lower than 20% as compared with Spice simulations. The optimization is performed in terms of bias currents, which give the minimum propagation delay, and it is demonstrated that at the cost of a 10% increase in propagation delay we can reduce the power dissipation by 40%. Strategies to optimize the transistor area of the CML gates are also discussed. A comparison between the optimized CML and ECL, is made. It shows the advantage of the CML gate with respect to the ECL, in terms of propagation delay. However, this feature of CML is paid for in terms of power dissipation. The simple models and the design strategies are validated by using both a traditional and a high-speed bipolar process, which have transition frequencies equal to 6 and 20 GHz, respectively
Keywords :
bipolar logic circuits; circuit optimisation; current-mode logic; delays; emitter-coupled logic; high-speed integrated circuits; logic design; 20 GHz; 6 GHz; CML; ECL; bias currents; current mode logic; emitter coupled logic; high-speed bipolar process; optimized design; power dissipation; propagation delay; transistor area; transition frequencies; Coupling circuits; Design optimization; Digital circuits; Frequency; Logic circuits; Logic design; Logic devices; Parasitic capacitance; Power dissipation; Propagation delay;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.802823
Filename :
802823
Link To Document :
بازگشت