Title :
A 4-bit Josephson computer ETL-JC1
Author :
Nakagawa, H. ; Kurosawa, I. ; Aoyagi, M. ; Kosaka, S. ; Hamazaki, Y. ; Okada, Y. ; Takada, S.
Author_Institution :
Electrotech. Lab., Ibaraki, Japan
fDate :
3/1/1991 12:00:00 AM
Abstract :
The first computer operation of a 4-b Josephson computer, ETL-JC1 (Electrotechnical Laboratory-Josephson Computer no.1), designed using a reduced instruction set computer (RISC) architecture is described. In the experiment, the computer functions have been verified by executing a computer program installed in a Josephson read-only memory (ROM) at a low repetition frequency. To construct the computer, four Josephson LSI chips including a register and arithmetic logic unit, a sequence control unit, an instruction 1280-b ROM unit, and a 1-kb RAM unit were connected on a nonmagnetic printed circuit board. The Josephson LSI chips were fabricated using Nb/AlO/sub x//Nb tunnel junctions with 3- mu m design rules. The total power dissipation was 6.2 mW in the total circuit, which consists of 22000 junctions including regulators on every chip. On the basis of measurements of the delay times of the logic gates and the access times of the memory chips, it is expected that the program execution in the critical path can be carried out with a single central processing unit in less than 1 ns, resulting in 1 giga-instructions per second (GIPS).<>
Keywords :
reduced instruction set computing; superconducting processor circuits; 1 GIPS; 3 micron; 4 bit; 6.2 mW; ETL-JC1; Josephson LSI chips; Josephson computer; Josephson read-only memory; Nb-AlO/sub x/-Nb tunnel junctions; RAM unit; RISC architecture; access times; arithmetic logic unit; delay times; design rules; instruction 1280-b ROM unit; nonmagnetic printed circuit board; power dissipation; reduced instruction set computer; register; sequence control unit; single central processing unit; Computer aided instruction; Computer architecture; Frequency; Josephson junctions; Laboratories; Large scale integration; Niobium; Random access memory; Read only memory; Reduced instruction set computing;
Journal_Title :
Applied Superconductivity, IEEE Transactions on