DocumentCode
1278652
Title
A novel simulation and verification approach in an ASIC design process
Author
Husmann, D. ; Keller, M. ; Mahboubi, K. ; Pfeiffer, U. ; Schumacher, C.
Author_Institution
Kirchhoff-Inst. fur Phys., Heidelberg Univ., Germany
Volume
49
Issue
1
fYear
2002
fDate
2/1/2002 12:00:00 AM
Firstpage
307
Lastpage
311
Abstract
We have built a fast signal-processing and readout application-specific integrated circuit (PPrAsic) for the preprocessor system of the ATLAS level-1 calorimeter trigger. Our novel ASIC design environment incorporates algorithm development with digital hardware synthesis and verification. The purely digital ASIC was designed in Verilog hardware description language and embedded in a system-wide analog and digital simulation of implemented algorithms. We present here our design environment and experience gained from the design process
Keywords
application specific integrated circuits; digital readout; digital signal processing chips; hardware description languages; high energy physics instrumentation computing; integrated circuit design; nuclear electronics; particle calorimetry; trigger circuits; ASIC design process; ATLAS level-1 calorimeter trigger; Verilog hardware description language; algorithm development; digital hardware synthesis; fast readout; fast signal-processing; preprocessor system; simulation approach; verification approach; Algorithm design and analysis; Application specific integrated circuits; Calorimetry; Circuit simulation; Circuit testing; Hardware design languages; Process design; Signal design; Signal processing; Signal processing algorithms;
fLanguage
English
Journal_Title
Nuclear Science, IEEE Transactions on
Publisher
ieee
ISSN
0018-9499
Type
jour
DOI
10.1109/TNS.2002.998659
Filename
998659
Link To Document