DocumentCode :
127888
Title :
Performance analysis of dual-frequency buck converter for integrated power management
Author :
Shirmohammadli, V. ; Saberkari, Alireza ; Alarcon, Eduard
Author_Institution :
Dept. of Electr. Eng., Univ. of Guilan, Rasht, Iran
fYear :
2014
fDate :
5-6 Feb. 2014
Firstpage :
402
Lastpage :
407
Abstract :
The use of dual-frequency (DF) buck converter architecture consisting of a merged structure of high and low frequency buck cells is presented as a candidate topology for integrated power management to obtain favorable tradeoffs in terms of efficiency, switching ripple, and bandwidth. It is shown that having two degrees of freedom in designing the DF buck helps to achieve high efficiency and low output ripples, simultaneously. A comparison analysis is done with regards to the aforementioned performance indexes with the standard and three-level buck converters and the results are validated in HSPICE in a 0.35 μm CMOS process.
Keywords :
CMOS integrated circuits; SPICE; power convertors; 0.35 μm CMOS process; HSPICE; bandwidth; dual-frequency buck converter architecture; efficiency; high frequency buck cells; integrated power management; low frequency buck cells; performance analysis; performance indexes; switching ripple; three-level buck converters; Standards; Switches; Dual-frequency; buck converter; efficiency; output ripple;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics, Drive Systems and Technologies Conference (PEDSTC), 2014 5th
Conference_Location :
Tehran
Type :
conf
DOI :
10.1109/PEDSTC.2014.6799409
Filename :
6799409
Link To Document :
بازگشت