• DocumentCode
    129234
  • Title

    Resolving the memory bottleneck for single supply near-threshold computing

  • Author

    Gemmeke, T. ; Sabry, Mohamed M. ; Stuijt, Jan ; Raghavan, Praveen ; Catthoor, Francky ; Atienza, David

  • Author_Institution
    Holst-Centre, imec, Eindhoven, Netherlands
  • fYear
    2014
  • fDate
    24-28 March 2014
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    This paper focuses on a review of state-of-the-art memory designs and new design methods for near-threshold computing (NTC). In particular, it presents new ways to design reliable low-voltage NTC memories cost-effectively by reusing available cell libraries, or by adding a digital wrapper around existing commercially available memories. The approach is based on modeling at system level supported by silicon measurement on a test chip in a 40nm low-power processing technology. Advanced monitoring, control and run-time error mitigation schemes enable the operation of these memories at the same optimal near-Vt voltage level as the digital logic. Reliability degradation is thus overcome and this opens the way to solve the memory bottleneck in NTC systems. Starting from the available 40 nm silicon measurements, the analysis is extended to future 14 and 10 nm technology nodes.
  • Keywords
    elemental semiconductors; integrated circuit design; integrated circuit reliability; low-power electronics; memory architecture; monolithic integrated circuits; advanced control schemes; advanced monitoring schemes; cell libraries; digital logic; digital wrapper; low-power processing technology; low-voltage NTC memories; memory bottleneck; optimal near-Vt voltage level; reliability degradation; run-time error mitigation schemes; silicon measurement; single supply near-threshold computing; size 40 nm; state-of-the-art memory designs; Error correction codes; Memory management; Oceans; Power demand; Random access memory; System-on-chip; Voltage measurement; Near-threshold computing; memories;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
  • Conference_Location
    Dresden
  • Type

    conf

  • DOI
    10.7873/DATE.2014.215
  • Filename
    6800416