DocumentCode
129308
Title
Dynamic construction of circuits for reactive traffic in homogeneous CMPs
Author
Ortin, Marta ; Suarez, D. ; Villarroya, Maria ; Izu, Cruz ; Vinals, Victor
Author_Institution
Dept. de Inf. e Ing. de Sist., Univ. of Zaragoza, Zaragoza, Spain
fYear
2014
fDate
24-28 March 2014
Firstpage
1
Lastpage
4
Abstract
Networks on Chip (NoCs) have a large impact on system performance, area and energy. Considering the characteristics of the memory subsystem while designing the NoC helps identify improvement opportunities and build more efficient designs. Leveraging the frequent request-reply pattern, our proposal dynamically builds the reply path in advance, is able to share circuits between messages, and even removes some implicit replies, significantly reducing NoC latency. A careful implementation of this circuit reservation mechanism achieves an average 17% reduction in router energy consumption, 8% smaller router area and a 2% system performance increase, compared with its baseline counterpart.
Keywords
integrated circuit design; multiprocessing systems; network-on-chip; NoC; chip multiprocessors; circuit reservation mechanism; homogeneous CMP; implicit replies removal; memory subsystem; networks on chip; reactive traffic; reply path; request-reply pattern; Buffer storage; Coherence; Computer architecture; Proposals; Routing; Routing protocols;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location
Dresden
Type
conf
DOI
10.7873/DATE.2014.254
Filename
6800455
Link To Document