DocumentCode :
1295899
Title :
Efficient Configurable Decoder Architecture for Nonbinary Quasi-Cyclic LDPC Codes
Author :
Chen, Xiaoheng ; Lin, Shu ; Akella, Venkatesh
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Davis, CA, USA
Volume :
59
Issue :
1
fYear :
2012
Firstpage :
188
Lastpage :
197
Abstract :
Nonbinary LDPC codes are effective in combating burst errors. This paper presents an efficient architecture for implementing nonbinary LDPC decoders. The Galois field power representation is used to organize the a priori, a posteriori, and extrinsic messages involved in decoding. The power representation in conjunction with the barrel shifter and multithreaded pipelining yields an efficient implementation. The proposed decoder is configurable, in the sense that a single decoder can be used to decode any code of a given field size. The decoder supports both regular and irregular nonbinary QC-LDPC codes. Using a practical metric of throughput per unit area, the proposed implementation outperforms the best implementations published in research literature to date.
Keywords :
Galois fields; binary codes; cyclic codes; decoding; error correction codes; parity check codes; Galois field power representation; barrel shifter; burst errors; configurable decoder architecture; decoding; irregular nonbinary QC-LDPC codes; multithreaded pipelining; nonbinary LDPC codes; nonbinary LDPC decoders; nonbinary quasi-cyclic LDPC codes; Complexity theory; Computer architecture; Decoding; Iterative decoding; Logic gates; Multiplexing; Configurable; VLSI design; decoder architecture; low-density parity-check (LDPC) codes; min-max; nonbinary;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2161416
Filename :
5982105
Link To Document :
بازگشت