DocumentCode
1302279
Title
Optimal Test Margin Computation for At-Speed Structural Test
Author
Xiong, Jinjun ; Zolotov, Vladimir ; Visweswariah, Chandu ; Habitz, Peter A.
Author_Institution
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume
28
Issue
9
fYear
2009
Firstpage
1414
Lastpage
1423
Abstract
In the face of increased process variations, at-speed manufacturing test is necessary to detect subtle delay defects. This procedure necessarily tests chips at a slightly higher speed than the target frequency required in the field. The additional performance required on the tester is called test margin . There are many good reasons for margin, including voltage and temperature requirements, incomplete test coverage, aging effects, coupling effects, and accounting for modeling inaccuracies. By taking advantage of statistical timing, this paper proposes an optimal method of test margin determination to maximize yield while staying within a prescribed shipped product quality loss limit. If process information is available from the wafer testing of scribe-line structures or on-chip process monitoring circuitry, this information can be leveraged to determine a per-chip test margin which can further improve yield.
Keywords
integrated circuit design; integrated circuit testing; quality control; at-speed structural test; on-chip process monitoring circuitry; optimal test margin computation; per-chip test margin; scribe-line structures; statistical timing; wafer testing; Shipped-product quality loss; statistical timing analysis; test margin; yield;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2009.2024709
Filename
5208463
Link To Document