DocumentCode :
1305873
Title :
Low-overhead single-event upset hardened latch using programmable resistance cells
Author :
She, Xiaoming ; Li, Ning
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Volume :
4
Issue :
5
fYear :
2010
fDate :
9/1/2010 12:00:00 AM
Firstpage :
420
Lastpage :
427
Abstract :
This study presents a single-event upset (SEU) hardened latch having first and second cross-coupled inverters and first and second programmable resistance metallisation cells. The metallisation cells may be programmed to low or high-resistance states. When set to a low-resistance state, the latch may be accessed to write a new logic state into the latch. When reset to a high-resistance state, the latch is in a radiation-hard state, thereby preventing the latch from getting affected by SEUs. This technique introduces little layout penalty, does not adversely affect circuit speed and is simple to implement in conventional semiconductor manufacturing process flow.
Keywords :
flip-flops; integrated circuit layout; logic design; programmable circuits; semiconductor device metallisation; latch; layout penalty; metallisation cell; programmable resistance cell; radiation-hard state; semiconductor manufacturing process flow; single-event upset;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2009.0026
Filename :
5558390
Link To Document :
بازگشت