DocumentCode :
1309824
Title :
Equalizer Design and Performance Trade-Offs in ADC-Based Serial Links
Author :
Kim, Jaeha ; Chen, E. Hung ; Ren, Jihong ; Leibowitz, Brian S. ; Satarzadeh, Patrick ; Zerbe, Jared L. ; Yang, Chih-Kong Ken
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul, South Korea
Volume :
58
Issue :
9
fYear :
2011
Firstpage :
2096
Lastpage :
2107
Abstract :
This paper investigates the performance benefit of using nonuniformly quantized ADCs for implementing high-speed serial receivers with decision-feedback equalization (DFE). A way of determining an optimal set of ADC thresholds to achieve the minimum bit-error rate (BER) is described, which can yield a very different set from the one that minimizes signal quantization errors. By recognizing that both the loop-unrolling DFE receiver and ADC-based DFE receiver decide each received bit based upon the result of a single slicer, an efficient architecture named reduced-slicer partial-response DFE (RS-PRDFE) receiver is proposed. The RS-PRDFE receiver eliminates redundant or unused slicers from the previous DFE receiver implementations. Both the simulation and measurement results from a 10 Gb/s ADC-based receiver fabricated in 65 nm CMOS technology and multiple backplane channels demonstrate that the RS-PRDFE can achieve the BER of a 3-4-bit uniform ADC only with 4 data slicers. Also, the combined use of linear equalizers (LEs) can further reduce the required slicer count in RS-PRDFE receivers, but only when the LEs are realized in analog domain.
Keywords :
CMOS integrated circuits; analogue-digital conversion; decision feedback equalisers; error statistics; high-speed integrated circuits; optical transceivers; ADC-based DFE receiver; ADC-based serial links; ADC-based transceiver designs; CMOS technology; analog domain; decision-feedback equalization; equalizer design; high-speed serial receivers; loop-unrolling DFE receiver; minimum bit-error rate; multiple backplane channels; nonuniformly quantized ADC; optical communication; reduced-slicer partial-response DFE receiver; signal quantization errors; Bit error rate; Decision feedback equalizers; Quantization; Receivers; Transceivers; Voltage measurement; Analog-digital conversion; data communication; equalizers; receivers;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2162465
Filename :
6004849
Link To Document :
بازگشت