DocumentCode
1320573
Title
ATSC-M/H hardware multiplexer using simple bus arbitration and rate adaptation
Author
Youn-Sung Lee ; Kyung-Won Park ; Hyun-Sik Kim ; Seong-Jun Kim ; Dong Ku Kim
Author_Institution
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume
57
Issue
3
fYear
2011
fDate
8/1/2011 12:00:00 AM
Firstpage
1085
Lastpage
1091
Abstract
In this paper, we present an advanced television systems committee-mobile/handheld (ATSC-M/H) hardware multiplexer for mobile broadcasting services. The entire system consists of a processor, a pre-processor engine, memory, and external interface blocks. Specifically, we address the key design issues such as how to reduce memory access time for handling large amounts of data, how to recover from inaccurate data rates of the legacy ATSC packets, and how to synchronize various function blocks with different data rates. The proposed multiplexer simplifies interface circuits between functional blocks and reduces memory access time through simple bus arbitration. It also provides robustness against inaccurate data rates of the DTV service packets by using a rate adaptation scheme. The preprocessor engine is implemented in an FPGA device and operates at a clock speed of 40 MHz. The proposed system is fully compliant with the ATSC-M/H standard.
Keywords
mobile handsets; mobile television; multiplexing equipment; program processors; radio broadcasting; synchronisation; ATSC; DTV; FPGA device; advanced television systems; bus arbitration; data rates; frequency 40 MHz; hardware multiplexer; interface circuits; mobile broadcasting services; mobile/handheld; pre-processor engine; rate adaptation scheme; synchronization; Clocks; Digital TV; Encoding; Engines; Hardware; Multiplexing; Payloads; ATSC-M/H; multiplexer; pre-processor;
fLanguage
English
Journal_Title
Consumer Electronics, IEEE Transactions on
Publisher
ieee
ISSN
0098-3063
Type
jour
DOI
10.1109/TCE.2011.6018859
Filename
6018859
Link To Document